- Package Options Include Plastic Small-Outline (D, NS, PS), Shrink Small-Outline (DB), and Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) DIPs - Also Available as Dual 2-Input Positive-NAND Gate in Small-Outline (PS) Package SN5400 . . . J PACKAGE SN54LS00, SN54S00 . . . J OR W PACKAGE SN7400, SN74S00 . . . D, N, OR NS PACKAGE SN74LS00 . . . D, DB, N, OR NS PACKAGE (TOP VIEW) | 1A<br>1B<br>1Y<br>2A<br>2B<br>2Y<br>GND | 3<br>[4<br>[5<br>[6] | 14<br>13<br>12<br>11<br>10<br>9<br>8 | | V <sub>CC</sub><br>4B<br>4A<br>4Y<br>3B<br>3A<br>3Y | |-----------------------------------------|----------------------|--------------------------------------|---|-----------------------------------------------------| | GND | 47 | 8 | Ч | 31 | ## SN5400 . . . W PACKAGE (TOP VIEW) ## SN54LS00, SN54S00 . . . FK PACKAGE (TOP VIEW) ## description/ordering information These devices contain four independent 2-input NAND gates. The devices perform the Boolean function $Y = \overline{A} \bullet \overline{B}$ or $Y = \overline{A} + \overline{B}$ in positive logic. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ### description/ordering information (continued) #### **ORDERING INFORMATION** | TA | PACK | (AGE† | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|-----------|---------------|--------------------------|---------------------| | | | | SN7400N | SN7400N | | | PDIP – N | Tube | SN74LS00N | SN74LS00N | | | | | SN74S00N | SN74S00N | | | | Tube | SN7400D | 7400 | | | | Tape and reel | SN7400DR | 7400 | | | 0010 D | Tube | SN74LS00D | 1.000 | | | SOIC - D | Tape and reel | SN74LS00DR | LS00 | | 0°C to 70°C | | Tube | SN74S00D | 000 | | | | Tape and reel | SN74S00DR | S00 | | | SOP – NS | | SN7400NSR | SN7400 | | | | Tape and reel | SN74LS00NSR | 74LS00 | | | | | SN74S00NSR | 74S00 | | | 000 00 | | SN74LS00PSR | LS00 | | | SOP – PS | Tape and reel | SN74S00PSR | S00 | | | SSOP – DB | Tape and reel | SN74LS00DBR | LS00 | | | | | SNJ5400J | SNJ5400J | | | CDIP – J | Tube | SNJ54LS00J | SNJ54LS00J | | | | | SNJ54S00J | SNJ54S00J | | 5500 to 40500 | | | SNJ5400W | SNJ5400W | | –55°C to 125°C | CFP – W | Tube | SNJ54LS00W | SNJ54LS00W | | | | | SNJ54S00W | SNJ54S00W | | | LCCC FK | Tubo | SNJ54LS00FK | SNJ54LS00FK | | | LCCC – FK | Tube | SNJ54S00FK | SNJ54S00FK | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** (each gate) | INP | JTS | OUTPUT | |-----|-----|--------| | Α | В | Υ | | Н | Н | L | | L | Χ | Н | | X | L | Н | logic diagram, each gate (positive logic) #### schematic Resistor values shown are nominal. ### SN5400, SN54LS00, SN54S00 SN7400, SN74LS00, SN74S00 QUADRUPLE 2-INPUT POSITIVE-NAND GATES SDLS025B - DECEMBER 1983 - REVISED OCTOBER 2003 absolute maximum ratings over operating free-air temperature (unless otherwise noted) | Supply voltage, V <sub>CC</sub> (see Note 1) | | 5.5 V | |---------------------------------------------------------|------------|----------------| | 'LS00 | | 7 V | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | D package | 86°C/W | | | DB package | 96°C/W | | | N package | 80°C/W | | | NS package | 76°C/W | | | PS package | 95°C/W | | Storage temperature range, T <sub>sta</sub> | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 3) | | | | SN5400 | | | SN7400 | | | |-----------------|--------------------------------|-----|--------|------|------|--------|------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | V <sub>CC</sub> | Supply voltage | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | VIH | High-level input voltage | 2 | | | 2 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | 8.0 | | | 0.8 | V | | ІОН | High-level output current | | | -0.4 | | | -0.4 | mA | | loL | Low-level output current | | | 16 | | | 16 | mA | | T <sub>A</sub> | Operating free-air temperature | -55 | | 125 | 0 | | 70 | °C | NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | | | 4 | | SN5400 | | | | | | |-------------------|------------------------------|-------------------------|----------------------------|-----|--------|------|-----|------|------|------| | PARAMETER | TEST CONDITIONS <sup>‡</sup> | | | MIN | TYP§ | MAX | MIN | TYP§ | MAX | UNIT | | V <sub>IK</sub> | V <sub>CC</sub> = MIN, | I <sub>I</sub> = -12 mA | | | | -1.5 | | | -1.5 | V | | V <sub>OH</sub> | $V_{CC} = MIN,$ | $V_{IL} = 0.8 V$ , | $I_{OH} = -0.4 \text{ mA}$ | 2.4 | 3.4 | | 2.4 | 3.4 | | V | | V <sub>OL</sub> | $V_{CC} = MIN,$ | V <sub>IH</sub> = 2 V, | $I_{OL} = 16 \text{ mA}$ | | 0.2 | 0.4 | | 0.2 | 0.4 | ٧ | | lį | $V_{CC} = MAX$ , | V <sub>I</sub> = 5.5 V | | | | 1 | | | 1 | mA | | lіН | $V_{CC} = MAX$ , | V <sub>I</sub> = 2.4 V | | | | 40 | | | 40 | μΑ | | Ι <sub>ΙL</sub> | $V_{CC} = MAX$ , | V <sub>I</sub> = 0.4 V | | | | -1.6 | | | -1.6 | mA | | I <sub>OS</sub> ¶ | V <sub>CC</sub> = MAX | | | -20 | | -55 | -18 | | -55 | mA | | ІССН | $V_{CC} = MAX$ , | $V_I = 0 V$ | | | 4 | 8 | | 4 | 8 | mA | | <sup>I</sup> CCL | $V_{CC} = MAX$ , | V <sub>I</sub> = 4.5 V | • | | 12 | 22 | | 12 | 22 | mA | <sup>‡</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. NOTES: 1. Voltage values are with respect to network ground terminal. <sup>2.</sup> The package termal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . Not more than one output should be shorted at a time. ## switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO (OUTDUT) | TO TEST CONDITIONS SN7400 SN7400 | | | | | UNIT | |------------------|-----------------|-------------|----------------------------------|------------------------|-----|-----|----|------| | | (INPUT) | (001201) | | MIN | TYP | MAX | | | | <sup>t</sup> PLH | A or B | V | R <sub>L</sub> = 400 Ω, | C <sub>I</sub> = 15 pF | | 11 | 22 | ns | | t <sub>PHL</sub> | 700 | | 111 = 400 52, | OL = 13 bi | | 7 | 15 | 113 | #### recommended operating conditions (see Note 4) | | | S | N54LS0 | ) | S | N74LS0 | ) | LINUT | |-----------------|--------------------------------|-----|--------|------|------|--------|------|-------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | V <sub>CC</sub> | Supply voltage | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | V <sub>IH</sub> | High-level input voltage | 2 | | | 2 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | 0.7 | | | 8.0 | V | | ІОН | High-level output current | | | -0.4 | | | -0.4 | mA | | loL | Low-level output current | | | 4 | | | 8 | mA | | TA | Operating free-air temperature | -55 | | 125 | 0 | | 70 | °C | NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | | | 4 | S | N54LS0 | 0 | S | | | | |-------------------|------------------------|-------------------------|----------------------------|-----|--------|------|-----|------|------|------| | PARAMETER | | TEST CONDITIO | ONST | MIN | TYP‡ | MAX | MIN | TYP‡ | MAX | UNIT | | V <sub>IK</sub> | V <sub>CC</sub> = MIN, | I <sub>I</sub> = -18 mA | | | | -1.5 | | | -1.5 | V | | VOH | V <sub>CC</sub> = MIN, | $V_{IL} = MAX$ , | $I_{OH} = -0.4 \text{ mA}$ | 2.5 | 3.4 | | 2.7 | 3.4 | | V | | V | N/ MINI | V 0.V | I <sub>OL</sub> = 4 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | V | | V <sub>OL</sub> | $V_{CC} = MIN,$ | V <sub>IH</sub> = 2 V | $I_{OL} = 8mA$ | | | | | 0.35 | 0.5 | V | | IĮ | $V_{CC} = MAX$ , | V <sub>I</sub> = 7 V | | | | 0.1 | | | 0.1 | mA | | lіН | $V_{CC} = MAX$ , | $V_{I} = 2.7V$ | | | | 20 | | | 20 | μΑ | | I <sub>IL</sub> | $V_{CC} = MAX$ , | V <sub>I</sub> = 0.4 V | | | | -0.4 | | | -0.4 | mA | | I <sub>OS</sub> § | V <sub>CC</sub> = MAX | | | -20 | | -100 | -20 | | -100 | mA | | Іссн | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 0 V | | | 0.8 | 1.6 | | 0.8 | 1.6 | mA | | <sup>I</sup> CCL | $V_{CC} = MAX$ , | V <sub>I</sub> = 4.5 V | | | 2.4 | 4.4 | | 2.4 | 4.4 | mA | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. ## switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO TEST CONDITIONS SN54LS00 SN74LS00 | | | | | | UNIT | |------------------|-----------------|--------------------------------------|-------------------|------------------------|-----|-----|-----|------| | | (INPOT) | (001P01) | | | MIN | TYP | MAX | | | <sup>t</sup> PLH | A or B | | $R_1 = 2 k\Omega$ | C <sub>I</sub> = 15 pF | | 9 | 15 | ns | | t <sub>PHL</sub> | 7 7 7 7 | 1 | 11L - 2 KS2, | OL = 13 bi | | 10 | 15 | 115 | $<sup>\</sup>ddagger$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. <sup>§</sup> Not more than one output should be shorted at a time. ## SN5400, SN54LS00, SN54S00 SN7400, SN74LS00, SN74S00 QUADRUPLE 2-INPUT POSITIVE-NAND GATES SDLS025B - DECEMBER 1983 - REVISED OCTOBER 2003 #### recommended operating conditions (see Note 5) | | | 9 | SN54S00 | | 9 | N74S00 | ) | LINUT | |-----------------|--------------------------------|-----|---------|-----|------|--------|------|-------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | VCC | Supply voltage | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | VIH | High-level input voltage | 2 | | | 2 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | 8.0 | | | 0.8 | V | | ІОН | High-level output current | | | -1 | | | -1 | mA | | loL | Low-level output current | | | 20 | | | 20 | mA | | TA | Operating free-air temperature | -55 | | 125 | 0 | | 70 | °C | NOTE 5: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | | | 4 | | SN54S00 | ) | 5 | | | | |-------------------|------------------------|-------------------------|--------------------------|-----|---------|------|-----|------|------|------| | PARAMETER | TEST CONDITIONS† | | | MIN | TYP‡ | MAX | MIN | TYP‡ | MAX | UNIT | | VIK | V <sub>CC</sub> = MIN, | I <sub>I</sub> = -18 mA | | | | -1.2 | | | -1.2 | V | | Voн | V <sub>CC</sub> = MIN, | $V_{IL} = 0.8 V$ , | $I_{OH} = -1 \text{ mA}$ | 2.5 | 3.4 | | 2.7 | 3.4 | | V | | V <sub>OL</sub> | V <sub>CC</sub> = MIN, | V <sub>IH</sub> = 2 V, | $I_{OL} = 20 \text{ mA}$ | | | 0.5 | | | 0.5 | V | | lı | $V_{CC} = MAX$ , | V <sub>I</sub> = 5.5 V | | | | 1 | | | 1 | mA | | lіН | $V_{CC} = MAX$ , | $V_{I} = 2.7 \text{ V}$ | | | | 50 | | | 50 | μΑ | | I <sub>IL</sub> | $V_{CC} = MAX$ , | $V_{I} = 0.5V$ | | | | -2 | | | -2 | mA | | I <sub>OS</sub> § | V <sub>CC</sub> = MAX | | | -40 | | -100 | -40 | | -100 | mA | | Іссн | $V_{CC} = MAX$ , | V <sub>I</sub> = 0 V | | | 10 | 16 | | 10 | 16 | mA | | ICCL | $V_{CC} = MAX$ , | V <sub>I</sub> = 4.5 V | | | 20 | 36 | | 20 | 36 | mA | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. ## switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | | SN54S00<br>SN74S00 | | | UNIT | | |------------------|-----------------|----------------|-------------------------|------------------------|--------------------|-----|-----|------|--| | | | | | | MIN | TYP | MAX | | | | <sup>t</sup> PLH | A or B | Y | R <sub>L</sub> = 280 Ω, | C <sub>L</sub> = 15 pF | | 3 | 4.5 | - ns | | | <sup>t</sup> PHL | | | | | | 3 | 5 | | | | <sup>t</sup> PLH | A or B | Y | $R_L = 280 \Omega$ , ( | $C_1 = 50 pF$ | | 4.5 | | ns | | | <sup>t</sup> PHL | | | | о[ = 30 рі | | 5 | | 113 | | <sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>§</sup> Not more than one output should be shorted at a time. #### PARAMETER MEASUREMENT INFORMATION **SERIES 54/74 DEVICES** NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. All diodes are 1N3064 or equivalent. - C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - D. S1 and S2 are closed for tpLH, tpHZ, and tpLZ; S1 is open and S2 is closed for tpZH; S1 is closed and S2 is open for tpZL. - E. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_{\Omega} \approx 50 \Omega$ ; $t_r$ and $t_f \leq 7$ ns for Series 54/74 devices and $t_r$ and $t_f \le 2.5$ ns for Series 54S/74S devices. - F. The outputs are measured one at a time with one input transition per measurement. Figure 1. Load Circuits and Voltage Waveforms